

# N-channel Enhanced mode TO-251 MOSFET

#### **Features**

- High ruggedness
- Low  $R_{DS(ON)}$  (Typ 1.7 $\Omega$ )@ $V_{GS}$ =10VLow Gate Charge (Typ 20nC)
- Improved dv/dt Capability
- 100% Avalanche Tested
- Application: LED, Charge, Adaptor



1. Gate 2. Drain 3. Source

# **BV<sub>DSS</sub>**: 650V : 4A $I_D$ $R_{DS(ON)}: 1.7\Omega$



# **General Description**

This power MOSFET is produced with advanced super junction technology of SAMWIN. This technology enable the power MOSFET to have better characteristics, including fast switching time, low on resistance, low gate charge and especially excellent avalanche characteristics.

#### **Order Codes**

| Item | Sales Type | Marking  | Package | Packaging |
|------|------------|----------|---------|-----------|
| 1    | SW 14N65DB | SW4N65DB | TO-251  | REEL      |

#### Absolute maximum ratings

| Symbol           | Parameter                                                                    |           | Value       | Unit |
|------------------|------------------------------------------------------------------------------|-----------|-------------|------|
| V <sub>DSS</sub> | Drain to source voltage                                                      |           | 650         | V    |
| ,                | Continuous drain current (@T <sub>C</sub> =25°C)                             | 1 1 7 1/2 | 4           | Α    |
| I <sub>D</sub>   | Continuous drain current (@T <sub>C</sub> =100°C)                            |           | 2.5*        | А    |
| I <sub>DM</sub>  | Drain current pulsed                                                         | (note 1)  | 16          | Α    |
| V <sub>GS</sub>  | Gate to source voltage                                                       |           | ±30         | V    |
| E <sub>AS</sub>  | Single pulsed avalanche energy                                               | (note 2)  | 290         | mJ   |
| E <sub>AR</sub>  | Repetitive avalanche energy                                                  | (note 1)  | 18          | mJ   |
| dv/dt            | Peak diode recovery dv/dt                                                    | (note 3)  | 5           | V/ns |
| D                | Total power dissipation (@T <sub>C</sub> =25°C)                              |           | 104.2       | W    |
| $P_{D}$          | Derating factor above 25°C                                                   |           | 0.83        | W/°C |
| $T_{STG},T_{J}$  | Operating junction temperature & storage temperature                         |           | -55 ~ + 150 | °C   |
| T <sub>L</sub>   | Maximum lead temperature for soldering purpose, 1/8 from case for 5 seconds. |           | 300         | °C   |

<sup>\*.</sup> Drain current is limited by junction temperature.

#### Thermal characteristics

| Symbol            | Parameter                               | Value | Unit |
|-------------------|-----------------------------------------|-------|------|
| R <sub>thjc</sub> | Thermal resistance, Junction to case    | 1.2   | °C/W |
| R <sub>thja</sub> | Thermal resistance, Junction to ambient | 120   | °C/W |



# **Electrical characteristic** ( $T_C = 25^{\circ}C$ unless otherwise specified)

| Symbol                                  | Parameter                                 | Test conditions                                                               | Min. | Тур. | Max. | Unit |
|-----------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| Off charac                              | teristics                                 | •                                                                             |      | •    |      | -    |
| BV <sub>DSS</sub>                       | Drain to source breakdown voltage         | V <sub>GS</sub> =0V, I <sub>D</sub> =250uA                                    | 650  |      |      | V    |
| ΔBV <sub>DSS</sub><br>/ ΔT <sub>J</sub> | Breakdown voltage temperature coefficient | I <sub>D</sub> =250uA, referenced to 25°C                                     |      | 0.7  |      | V/°C |
|                                         | Drain to source leakage current           | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                                    |      |      | 1    | uA   |
| I <sub>DSS</sub>                        |                                           | V <sub>DS</sub> =520V, T <sub>C</sub> =125°C                                  |      |      | 50   | uA   |
|                                         | Gate to source leakage current, forward   | V <sub>GS</sub> =30V, V <sub>DS</sub> =0V                                     | K    | 2)   | 100  | nA   |
| I <sub>GSS</sub>                        | Gate to source leakage current, reverse   | V <sub>GS</sub> =-30V, V <sub>DS</sub> =0V                                    |      | 9    | 100  | nA   |
| On charact                              | teristics                                 |                                                                               |      | •    |      | -    |
| V <sub>GS(TH)</sub>                     | Gate threshold voltage                    | $V_{DS}=V_{GS}$ , $I_{D}=250uA$                                               | 2.5  |      | 4.5  | V    |
| R <sub>DS(ON)</sub>                     | Drain to source on state resistance       | V <sub>GS</sub> =10V, I <sub>D</sub> =2A                                      |      | 1.7  | 2.0  | Ω    |
| G <sub>fs</sub>                         | Forward transconductance                  | $V_{DS}$ =30V, $I_{D}$ =2A                                                    |      | 4.2  |      | S    |
| Dynamic c                               | haracteristics                            |                                                                               |      |      |      | •    |
| C <sub>iss</sub>                        | Input capacitance                         |                                                                               | 10   | 810  |      |      |
| C <sub>oss</sub>                        | Output capacitance                        | V <sub>GS</sub> =0V, V <sub>DS</sub> =25V, f=1MHz                             | ١. ر | 77   |      | pF   |
| C <sub>rss</sub>                        | Reverse transfer capacitance              |                                                                               |      | 8    |      |      |
| t <sub>d(on)</sub>                      | Turn on delay time                        |                                                                               |      | 14   |      |      |
| t <sub>r</sub>                          | Rising time                               | $V_{DS}$ =325V, $I_{D}$ =4A, $R_{G}$ =25 $\Omega$ , $V_{GS}$ =10V (note 4,5)  |      | 25   |      |      |
| t <sub>d(off)</sub>                     | Turn off delay time                       |                                                                               |      | 47   |      | ns   |
| t <sub>f</sub>                          | Fall time                                 |                                                                               |      | 27   |      | 1    |
| $Q_g$                                   | Total gate charge                         | 7 4                                                                           |      | 20   |      |      |
| $Q_{gs}$                                | Gate-source charge                        | V <sub>DS</sub> =520V, V <sub>GS</sub> =10V, I <sub>D</sub> =4A<br>(note 4,5) |      | 4    |      | nC   |
| $Q_{gd}$                                | Gate-drain charge                         | - (11016 +,0)                                                                 |      | 9    |      |      |
| $R_{g}$                                 | Gate resistance                           | V <sub>DS</sub> =0V, Scan F mode                                              |      | 3.1  |      | Ω    |

### Source to drain diode ratings characteristics

| Symbol          | Parameter                   | Test conditions                          | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------------|------------------------------------------|------|------|------|------|
| Is              | Continuous source current   | Integral reverse p-n Junction            |      |      | 4    | Α    |
| I <sub>SM</sub> | Pulsed source current       | diode in the MOSFET                      |      |      | 16   | Α    |
| V <sub>SD</sub> | Diode forward voltage drop. | I <sub>S</sub> =4A, V <sub>GS</sub> =0V  |      |      | 1.4  | V    |
| t <sub>rr</sub> | Reverse recovery time       | I <sub>S</sub> =4A, V <sub>GS</sub> =0V, |      | 291  |      | ns   |
| Q <sub>rr</sub> | Reverse recovery charge     | dl <sub>F</sub> /dt=100A/us              |      | 2.23 |      | uC   |

# X. Notes

- Repeatitive rating : pulse width limited by junction temperature. 1.
- L =36.3mH,  $I_{AS}$  =4A,  $V_{DD}$  = 50V,  $R_{G}$ =25 $\Omega$ , Starting  $T_{J}$  = 25 $^{\circ}$ C  $I_{SD}$  ≤4A,  $I_{JD}$  =4A,  $I_{JD}$  =4A,  $I_{JD}$  =4BV  $I_{DS}$ , Starting  $I_{J}$  =25 $^{\circ}$ C Pulse Test : Pulse Width ≤ 300us, duty cycle ≤ 2% 2.
- 3.
- 4.
- Essentially independent of operating temperature.

Fig. 1. On-state characteristics



Fig. 3. Gate charge characteristics



Fig 5. Breakdown Voltage Variation vs. Junction Temperature



Fig. 2. On-resistance variation vs. drain current and gate voltage



Fig. 4. On state current vs. diode forward voltage



Fig. 6. On resistance variation vs. junction temperature



Fig. 7. Maximum safe operating area



Fig. 9. Transient thermal response curve

# Fig. 8. Capacitance Characteristics





Fig. 10. Gate charge test circuit & waveform



Fig. 11. Switching time test circuit & waveform



Fig. 12. Unclamped Inductive switching test circuit & waveform



Fig. 13. Peak diode recovery dv/dt test circuit & waveform





#### **DISCLAIMER**

- \* All the data & curve in this document was tested in XI'AN SEMIPOWER TESTING & APPLICATION CENTER.
- \* This product has passed the PCT,TC,HTRB,HTGB,HAST,PC and Solderdunk reliability testing.
- \* Qualification standards can also be found on the Web site (http://www.semipower.com.cn)



\* Suggestions for improvement are appreciated, Please send your suggestions to samwin@samwinsemi.com